

# PIC16(L)F19195/6/7

### PIC16(L)F19195/6/7 Family Silicon Errata and Data Sheet Clarification

The PIC16(L)F19195/6/7 family devices that you have received conform functionally to the current Device Data Sheet (DS40001873**C**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC16(L)F19195/6/7 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A3).

Data Sheet clarifications and corrections start on page 6, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate website (www.microchip.com).

TABLE 1: SILICON DEVREV VALUES

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - a) For MPLAB IDE 8, select <u>Programmer ></u> <u>Reconnect</u>.
  - b) For MPLAB X IDE, select <u>Window ></u> <u>Dashboard</u> and click the Refresh Debug Tool Status icon ( ).
- 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window.

Note: If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC16(L)F19195/6/7 silicon revisions are shown in Table 1.

| Part Number  | Device ID <sup>(1)</sup> |       | ID for Silicon<br>ision <sup>(2)</sup> |
|--------------|--------------------------|-------|----------------------------------------|
|              |                          | A1    | A3                                     |
| PIC16F19195  | 3084h                    | 2001h | 2003h                                  |
| PIC16LF19195 | 3086h                    | 2001h | 2003h                                  |
| PIC16F19196  | 3085h                    | 2001h | 2003h                                  |
| PIC16LF19196 | 3087h                    | 2001h | 2003h                                  |
| PIC16F19197  | 30A2h                    | 2001h | 2003h                                  |
| PIC16LF19197 | 30A3h                    | 2001h | 2003h                                  |

**Note 1:** The Device and Revision IDs is located at the respective addresses 8006h and 8005h of configuration memory space.

**2:** Refer to the *"PIC16(L)F1919X Memory Programming Specification"* (DS40001846) for detailed information on Device and Revision IDs for your specific device.

#### TABLE 2: SILICON ISSUE SUMMARY

| Module                                            | Feature                                                   | Item   | Summary                                                                                                                                                        |    | cted<br>sions |
|---------------------------------------------------|-----------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|
|                                                   |                                                           | Number |                                                                                                                                                                | A1 | A3            |
| Analog-to-Digital                                 | ADC <sup>2</sup> Clock Selection                          | 1.1    | Static MSB with FRC selected as ADC clock source.                                                                                                              | Х  |               |
| Converter with<br>Computation (ADC <sup>2</sup> ) | ADC <sup>2</sup> with Fixed<br>Voltage Reference<br>(FVR) | 1.2    | Using the FVR as the ADC positive voltage reference can cause missing codes.                                                                                   | х  |               |
| Reset and VBAT                                    | VBAT with ULPBOR                                          | 2.1    | Higher current with ULPBOR active.                                                                                                                             | Х  |               |
|                                                   | LP Ladder                                                 | 3.1    | Resistance of LP ladder is different than what is indicated in the data sheet.                                                                                 | х  |               |
| Liquid Crystal Display<br>(LCD) Controller        | Internal VLCD3<br>Measurement                             | 3.2    | Non stable readings.                                                                                                                                           | Х  |               |
|                                                   | LCD Charge Pump<br>Low-Power mode                         | 3.3    | The LCD Charge Pump Low-Power<br>(Low-Current (LC)) mode is calibrated<br>but not tested.                                                                      | х  |               |
|                                                   | 1/2 MUX, 1/2 Bias with<br>External Resistor3.4Ladder3.4   |        | 1/2 MUX, 1/2 Bias with External Resistor Ladder is not operational.                                                                                            |    |               |
| Windowed Watchdog<br>Timer (WWDT)                 | Watchdog Timer Clock<br>Source                            | 4.1    | WWDT only operates from the<br>LFINTOSC clock source.                                                                                                          | х  |               |
| Comparator (CMP)                                  | C2 Low-Power<br>Clocked Comparator                        | 5.1    | Unstable output.                                                                                                                                               | х  | х             |
|                                                   | VBAT current specification.                               | 6.1    | Higher typical current.                                                                                                                                        | Х  |               |
|                                                   | SMBus VIL Level                                           | 6.2    | The maximum Vı∟level changes when<br>VDD is below 4.0V.                                                                                                        | Х  | х             |
|                                                   | Program Flash<br>Memory (PFM)<br>Endurance                | 6.3    | The PFM endurance is lower than specified.                                                                                                                     | х  |               |
| Electrical Specifications                         | Internal Oscillator<br>Frequency Accuracy                 | 6.4    | Internal oscillator frequency accuracy<br>may be higher than specified at<br>temperatures between 0 and 60°C.                                                  | х  | x             |
|                                                   | Fixed Voltage<br>Reference (FVR)<br>Accuracy              | 6.5    | Fixed Voltage Reference (FVR) output<br>tolerance may be higher than specified<br>at temperatures below -20°C.                                                 | х  |               |
|                                                   | Nonvolatile Memory<br>(NVM) for LF Devices                | 6.6    | Performing a row erase through the<br>NVMREG access may not execute as<br>expected when VDD is lowered from<br>>3.3V down to <2.0V between +25°C<br>and -40°C. | х  | х             |
|                                                   | Min. VDD Specification                                    | 6.7    | VDDMIN specifications are changed for LF devices only.                                                                                                         | х  | х             |

#### Silicon Errata Issues

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**A3**).

# 1. Module: Analog-to-Digital Converter with Computation (ADC<sup>2</sup>)

#### 1.1 ADC<sup>2</sup> Clock Selection

The ADC does not function properly if FRC is selected as its clock source resulting in the MSB being stuck as a '0' or a '1'. This also prohibits using the ADC module in Sleep mode.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 1.2 ADC<sup>2</sup> with Fixed Voltage Reference (FVR)

Using the FVR as the positive voltage reference (VREF+) for the ADC, can cause an increase in missing codes.

#### Work around

Method 1: Increase the bit conversion time, known as TAD, to 8  $\mu s$  or higher.

Method 2: Use VDD as the positive voltage reference to the ADC.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 2. Module: Reset and VBAT

#### 2.1 VBAT with ULPBOR

In order to avoid high IBAT currents of 10  $\mu$ A or greater, when utilizing VBAT to provide battery back-up the ULPBOR should not be activated. When the part is used in this fashion, VDD should also be either off (0 volts) or >1.5V.

#### Work around

Do not use VBAT along with ULPBOR.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 3. Module: Liquid Crystal Display (LCD) Controller

#### 3.1 LP Ladder

The resistance of the LP Resistor Ladder is 6.6 M-ohms rather than the 3.3 M-ohms indicated in the data sheet.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 3.2 Internal VLCD3 Measurement

The ¼ scale tap point provided on the LP Resistor Ladder for use together with the ADC does not provide stable readings to support monitoring of the LCD pump output level.

#### Work around

Measure the VLCD3 via an external ADC.

#### Affected Silicon Revisions

| <b>A</b> 1 | A | 3 |  |  |  |
|------------|---|---|--|--|--|
| Х          |   |   |  |  |  |

#### 3.3 LCD Charge Pump Low-Power Mode

The LCD Charge Pump Low-Power (Low Current (LC)) mode is calibrated to a nominal value but not tested.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

## 3.4 1/2 MUX, 1/2 Bias with External Resistor Ladder

The 1/2 MUX, 1/2 bias with external resistor ladder mode of operation is non-functional.

#### Work around

For 1/2 MUX, 1/2 Bias mode operation use the internal LP, MP or HP ladder.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 4. Module: Windowed Watchdog Timer (WWDT)

#### 4.1 Watchdog Timer Clock Source

When the WDTCS <2:0> bits of the WDTCON1 register are set to either the MFINTOSC (b'001') or the SOSC ('b010') clock source, the WWDT does not operate.

#### Work around

Use the LFINTOSC (b'000') as the clock source for the WWDT.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 5. Module: Comparator (CMP)

#### 5.1 C2 Low-Power Clocked Comparator

The output of the Low-Power Clocked Comparator (CMP2) is unstable and is not recommended for use.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 6. Module: Electrical Specifications

#### 6.1. VBAT Current Specification

IBAT with VBAT, SOSC and RTCC active (VBAT > VDD) is higher than the 400 nA typical target shown on the data sheet. The typical current observed on rev A1 parts at 25°C will be  $1.3 \mu A$  at 3.0V VDD.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 6.2 SMBus VIL Level

When the VDD voltage level supplied to the device is 4.0V and above, the maximum SMBus voltage level for the VIL parameter is 0.8V. When VDD drops below 4.0V, the maximum SMBus voltage level for VIL drops to 0.7V.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 6.3 Program Flash Memory Endurance

The minimum value for the Program Flash Memory (PFM) endurance specification, called out as parameter number MEM30 in the data sheet, is 1K cycles.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 6.4 Internal Oscillator Frequency Accuracy

HFINTOSC frequency accuracy is greater than shown on the data sheet in Figure 39-6 and listed in Note 1 of the same figure. Over the temperature range of 0 to 60°C, and over VDD range of 2.3V to 5.5V, the internal oscillator frequency accuracy has changed from  $\pm -2\%$  to  $\pm -3\%$ .

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 6.5 Fixed Voltage Reference (FVR) Accuracy

At temperatures below -20°C, the output voltage for the FVR may be greater than the levels specified in the data sheet. This will apply to all three gain amplifier settings (1X, 2X, 4X). The affected parameter numbers found in the data sheet are: FVR01 (1X gain setting), FVR02 (2X gain setting), and FVR03 (4X gain setting).

#### Work around

At temperatures above -20°C, the stated tolerances in the data sheet remain in effect. Operate the FVR only at temperatures above - 20°C.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 6.6 Nonvolatile Memory (NVM) for LF Devices

Performing a row erase through the NVMREG access on LF device may not execute as expected when VDD is lowered from >3.3V down to <2.0V before or during the row erase while also operating between +25°C and -40°C.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 6.7 Min VDD Specification

VDDMIN specifications are changed for LF devices only.

VDDMIN at -40°C to  $0^{\circ}C = 2.3V$ .

VDDMIN at  $0^{\circ}$ C to  $25^{\circ}$ C = 2.1V.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | A3 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS40001873**C**):

| Note: | Corrections are shown in <b>bold</b> . Where |
|-------|----------------------------------------------|
|       | possible, the original bold text formatting  |
|       | has been removed for clarity.                |

#### 1. Module: Analog-to-Digital Converter with Computations (ADC<sup>2</sup>)

Table 19-1 cells should be shaded if they are outside of the recommended TAD parameter range. TAD values that are outside of the recommended range for this device are shaded. The corrected table is as follows:

#### TABLE 19-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES<sup>(1,4)</sup>

| ADC C               | ADC Clock Period (TAD) |                         | Device Frequency (Fosc) |                       |                        |                        |                               |  |  |  |
|---------------------|------------------------|-------------------------|-------------------------|-----------------------|------------------------|------------------------|-------------------------------|--|--|--|
| ADC<br>Clock Source | CS<5:0>                | 32 MHz                  | 20 MHz                  | 16 MHz                | 8 MHz                  | 4 MHz                  | 1 MHz                         |  |  |  |
| Fosc/2              | 000000                 | 62.5 ns <sup>(2)</sup>  | 100 ns <sup>(2)</sup>   | 125 ns <sup>(2)</sup> | 250 ns <sup>(2)</sup>  | 500 ns                 | 2.0 μs                        |  |  |  |
| Fosc/4              | 000001                 | 125 ns <sup>(2)</sup>   | 200 ns <sup>(2)</sup>   | 250 ns <sup>(2)</sup> | 500 ns                 | 1.0 μs                 | 4.0 μs                        |  |  |  |
| Fosc/6              | 000010                 | 187.5 ns <sup>(2)</sup> | 300 ns <sup>(2)</sup>   | 375 ns <sup>(2)</sup> | 750 ns                 | 1.5 μs                 | 6.0 μs                        |  |  |  |
| Fosc/8              | 000011                 | 250 ns <sup>(2)</sup>   | 400 ns <sup>(2)</sup>   | 500 ns                | 1.0 μs                 | 2.0 μs                 | 8.0 μs                        |  |  |  |
|                     |                        |                         |                         |                       |                        |                        |                               |  |  |  |
| Fosc/16             | 000111                 | 500 ns                  | 800 ns                  | 1.0 μs                | 2.0 μs                 | 4.0 μs                 | 16.0 μs <b><sup>(3)</sup></b> |  |  |  |
|                     |                        |                         |                         |                       |                        |                        |                               |  |  |  |
| Fosc/128            | 111111                 | 4.0 μs                  | 6.4 μs                  | 8.0 μs                | 16.0 μs <sup>(3)</sup> | 32.0 μs <sup>(2)</sup> | 128.0 μs <sup>(2)</sup>       |  |  |  |
| FRC                 | CS(ADCON0<4>) = 1      | 1.0-6.0 μs              | 1.0-6.0 μs              | 1.0-6.0 μs            | 1.0-6.0 μs             | 1.0-6.0 μs             | 1.0-6.0 μs                    |  |  |  |

**Legend:** Shaded cells are outside of recommended range.

**Note 1:** See TAD parameter for FRC source typical TAD value.

2: These values violate the required TAD time.

**3:** Outside the recommended TAD time.

4: The ADC clock period (TAD) and total ADC conversion time can be minimized when the ADC clock is derived from the system clock Fosc. However, the FRC oscillator source must be used when conversions are to be performed with the device in Sleep mode.

# 2. Module: Real Time Clock and Calendar (RTCC)

A new note is added to section **24.1.2 Write Lock**, with the following text:

The RTCEN bit of the RTCCON register is synchronized to the SOSC and will not be set until the external oscillator is available. The first time that the RTCEN bit is set, there could be a delay between when the bit is set in software and when the bit is set in the RTCCON register, if an external crystal is used as the clock source.

This potential delay is based upon the start-up time of the crystal, as the RTCEN bit of the RTCCON register will not set until the external oscillator is stable and ready. The start-up time of the specific external crystal must be considered when initializing the RTCC module to ensure that the RTCC module is enabled before the RTCWREN bit is cleared. It is recommended that the RTCEN bit is polled after setting it to ensure that it is set before clearing the RTCWREN bit.

#### APPENDIX A: DOCUMENT REVISION HISTORY

#### Rev A Document (03/2017)

Initial release of this document; issued for revision A1. Includes silicon issues 1.1 (ADC<sup>2</sup>), 1.2 (ADC<sup>2</sup>), 2.1 (VBAT), 3.1 (LCD), 3.2 (LCD), 3.3 (LCD), 3.4 (LCD), 4.1 (WWDT), 5.1 (CMP),

Electrical Specifications: 6.1 ADC, 6.2 VBAT, 6.3 SMBus, 6.4 Program Flash Memory, and 6.5 FVR.

Data Sheet Clarifications:

Module 1: LCD

#### Rev B Document (10/2017)

Removed Module 6.1: ADC Offset and Gain Error; Added Module 6.4: Internal Oscillator Frequency Accuracy; Added Module 6.6: Nonvolatile Memory (NVM) for LF Devices; Added affected revision A3; Other minor corrections.

Data Sheet Clarifications: Removed Module 1 (Data Sheet updated).

#### Rev C Document (01/2018)

Added Module 6.7: Min. VDD Specifications. Updated Modules 6.3, 6.4, and 6.5 "Affected Silicon Revisions" Tables.

#### Rev D Document (05/2018)

Data Sheet Clarifications: Added Module 1: Analog-to-Digital with Computation (ADC<sup>2</sup>) and Module 2: Real Time Clock and Calendar (RTCC).

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL00® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet Iogo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified Iogo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch Iogo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-3017-9



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 49-8931-9700 Germany - Haan

Germany - Haan Tel: 49-2129-3766400

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

Denmark - Copenhagen

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820